首页> 外文会议>IEEE International Conference on Microwaves, Antennas, Communications and Electronic Systems >Low-power dual-modulus frequency divider by 4/5 up to 13-GHz in 0.13μm CMOS
【24h】

Low-power dual-modulus frequency divider by 4/5 up to 13-GHz in 0.13μm CMOS

机译:低功耗双模分频器,采用0.13μmCMOS的4/5高达13GHz

获取原文

摘要

This paper presents a dual-modulus flip-flop-based frequency divider with programmable division ratios by 4/5 designed in a 0.13 μm CMOS technology. The divider is based on a modified CML D-latch topology, for high speed operation and a low power consumption. The AND gates used for realization of dual-modulus operation are integrated directly into the D-latches to achieve low power consumption and minimum gate delay. This modified circuit topology is verified in measurement, exhibiting operation up to 13 GHz. A broadband output buffer is included to drive a 50 Ω measurement equipment. The divider by 4/5 including a 50 Ω buffer draws 21 mA from a single 1.5 V supply. The active circuit including buffer consumes a chip area of only 130 μm × 72 μm.
机译:本文介绍了一种采用0.13μmCMOS技术设计,具有4/5可编程分频比的基于双模触发器的分频器。该分频器基于改进的CML D锁存拓扑,可实现高速运行和低功耗。用于实现双模运算的与门直接集成到D锁存器中,以实现低功耗和最小的门延迟。修改后的电路拓扑已在测量中得到验证,最高可运行13 GHz。包含一个宽带输出缓冲器来驱动50Ω测量设备。 4/5分压器(包括一个50Ω缓冲器)从1.5 V单电源汲取21 mA电流。包括缓冲器的有源电路仅占用130μm×72μm的芯片面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号