首页> 外文会议>Design, Automation Test in Europe Conference Exhibition >Adaptive approximation in arithmetic circuits: A low-power unsigned divider design
【24h】

Adaptive approximation in arithmetic circuits: A low-power unsigned divider design

机译:算术电路的自适应近似:低功耗无符号分频器设计

获取原文

摘要

Many approximate arithmetic circuits have been proposed for high-performance and low-power applications. However, most designs are either hardware-efficient with a low accuracy or very accurate with a limited hardware saving, mostly due to the use of a static approximation. In this paper, an adaptive approximation approach is proposed for the design of a divider. In this design, division is computed by using a reduced-width divider and a shifter by adaptively pruning the input bits. Specifically, for a 2n/n division 2k/k bits are selected starting from the most significant `1' in the dividend/divisor. At the same time, redundant least significant bits (LSBs) are truncated or if the number of remaining LSBs is smaller than 2k for the dividend or k for the divisor, `0's are appended to the LSBs of the input. To avoid overflow, a 2(k + 1)/(k + 1) divider is used to compute the division of the 2k-bit dividend and the k-bit divisor, both with the most significant bits being `0'. Thus, k <; n is a key variable that determines the size of the divider and the accuracy of the approximate design. Finally, an error correction circuit is proposed to recover the error caused by the shifter by using OR gates. The synthesis results in an industrial 28nm CMOS process show that the proposed 16/8 approximate divider using an 8/4 accurate divider is 2.5χ as fast and consumes 34.42% of the power of the accurate 16/8 design. Compared with the other approximate dividers, the proposed design is significantly more accurate at a similar power-delay product. Moreover, simulation results show that the proposed approximate divider outperforms the other designs in two image processing applications.
机译:已经提出了许多近似算术电路,用于高性能和低功耗应用。然而,大多数设计都具有低精度或具有极限的硬件效率,并且具有有限的硬件节省,主要是由于使用静态近似。本文提出了一种自适应近似方法,用于设计分频器。在这种设计中,通过自适应地修剪输入比特,通过使用减小的宽度分频器和移位来计算划分。具体地,对于从股息/除数中的最重要的`1'开始选择2n / n划分2k / k位。同时,截断冗余最低有效位(LSB)或者如果剩余LSB的数量小于2K对于除数的分红或k,则将`0附加到输入的LSB。为避免溢出,使用2(k + 1)/(k + 1)分频器来计算2k位股息和k位除数的划分,两者都有最高的位为“0”。因此,k <; n是一个键变量,用于确定分频器的大小和近似设计的准确性。最后,提出了一种纠错电路以通过使用或栅极恢复由换档器引起的误差。工业28nm CMOS工艺中的合成结果表明,使用8/4精确分频器的提出的16/8近似分频器是2.5°,速度为34.42 %的准确性16/8设计。与其他近似分频器相比,所提出的设计在类似的动力延迟产品中明显更准确。此外,仿真结果表明,所提出的近似分频器在两个图像处理应用中的其他设计中优于其他设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号