首页> 外文会议>Design, Automation Test in Europe Conference Exhibition >Heterogeneous PCM array architecture for reliability, performance and lifetime enhancement
【24h】

Heterogeneous PCM array architecture for reliability, performance and lifetime enhancement

机译:具有可靠性,性能和寿命增强的异构PCM阵列架构

获取原文

摘要

Conventional DRAM and flash memory are reaching their scaling limits thus motivating research in various emerging memory technologies as a potential replacement. Among these, phase change memory (PCM) has received considerable attention owing to its high scalability and multi-level cell (MLC) operation for high storage density. However, due to the resistance drift over time, the soft error rate in MLC PCM is high. Additionally, the iterative programming in MLC negatively impacts performance and cell endurance. The conventional methods to overcome the drift problem incur large overheads, impact memory lifetime and are inadequate in terms of acceptable soft error rate (SER). In this paper, we propose a new PCM memory architecture with heterogeneous PCM arrays to increase reliability, performance and lifetime. The basic storage unit in the proposed architecture consists of two single-level cells (SLCs) and one four-level cell (4LC). Using the reduced number of 4LCs compared to conventional homogeneous 4LC PCM arrays, the drift-induced error rate is considerably reduced. By alternating each cell operation between SLC and 4LC over time, the overall lifetime can also be significantly enhanced. The proposed architecture achieves up to 105 times lower soft error rate with considerably less ECC overhead. With simple ECC scheme, about 22% performance improvement is achieved and additionally, the overall lifetime is also enhanced by about 57%.
机译:传统的DRAM和闪存正在达到其缩放限制,从而激励各种新兴内存技术的研究作为潜在的替代品。其中,由于其高存储密度的高可伸缩性和多级单元(MLC)操作,相变存储器(PCM)已经得到了相当大的关注。但是,由于电阻随时间越来越漂移,MLC PCM中的软错误率高。另外,MLC中的迭代编程产生负面影响性能和细胞耐力。克服漂移问题的传统方法产生了大的开销,影响内存寿命,并且在可接受的软错误率(SER)方面是不充分的。在本文中,我们提出了一种具有异构PCM阵列的新型PCM内存架构,以提高可靠性,性能和寿命。所提出的架构中的基本存储单元由两个单级单元(SLC)和一个四级单元(4LC)组成。与传统的均匀4LC PCM阵列相比,使用减少的4LC数量,漂移感应的误差率显着降低。通过随着时间的推移交替SLC和4LC之间的每个单元操作,还可以显着提高整体寿命。所提出的体系结构可达10个 5 时间较低的软错误率,同时较低的ECC开销。利用简单的ECC方案,实现了大约22 %的性能改进,另外,整体寿命也增强了约57 %。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号