首页> 外文会议>Symposium on VLSI Technology >A 0.135 /spl mu/m/sup 2/ 6F/sup 2/ trench-sidewall vertical device cell for 4 Gb/16 Gb DRAM
【24h】

A 0.135 /spl mu/m/sup 2/ 6F/sup 2/ trench-sidewall vertical device cell for 4 Gb/16 Gb DRAM

机译:0.135 / SPL MU / M / SUP 2 / 6F / SUP 2 / TRENCH-SIDEWALL垂直装置单元,用于4 GB / 16 GB DRAM

获取原文

摘要

A 0.135 /spl mu/m/sup 2/ trench-capacitor DRAM cell with a trench-sidewall vertical-channel array device has been fabricated using 150 nm groundrules and optical lithography. This 6F/sup 2/ cell features a novel active area layout, a trench-top-oxide (TTO) isolation between trench capacitor and trench gate, maskless self-aligned buried strap node contact, shallow trench isolation (STI), a self-aligned poly-plug bit contact, and two levels of bitline interconnect, both formed using a W dual-damascene process.
机译:使用150nm的地面和光学光刻制造具有沟槽侧壁垂直通道阵列装置的0.135 / SPL MU / M / SUP 2 /沟槽电容器DRAM电池。该6F / SUP 2 / CELL具有新颖的有源区布局,沟槽电容器和沟槽栅极之间的沟槽 - 顶氧化物(TTO)隔离,无掩模自对准带节点接触,浅沟槽隔离(STI),自动对齐的聚塞比特触点和两个级别的位线互连,都是使用W双镶嵌工艺形成的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号