首页> 外文会议>CODEC 2012;International Conference on Computers and Devices for Communication >Study of Substrate Induced Strained-Si/SiGe Channel for Optimizing CMOS Digital Circuit Characteristics
【24h】

Study of Substrate Induced Strained-Si/SiGe Channel for Optimizing CMOS Digital Circuit Characteristics

机译:基板诱导应变-SiGe沟槽的研究优化CMOS数字电路特性

获取原文

摘要

In this work, the prospect of designing CMOS based digital electronic circuits incorporating strained-Si/Si_(1-x)Ge_x MOSFETs is studied. The fundamental drawback in designing CMOS digital circuits is the compulsion of maintaining a larger width of the p-MOS in respect to its n-MOS counterpart. This is due to the fact that the hole and electron mobilities are not equal. The scale factor of the p-MOS transistor, however, depends on whether the circuit is optimized for robustness or high speed; the choice of one obviously compromises the other performance metric. In this context, incorporation of a strained-Si p-MOS in such a circuit is expected to improve the performance in terms of speed as well as noise margin. We have analyzed the characteristics of CMOS inverters using a combination of strained-Si p- and conventional-Si n- channel CMOS inverters for different compositions of Ge in the virtual substrate (VS) and have determined that the two conflicting scaling requirements can converge when the Ge content in VS is ~ 40%.
机译:在这项工作中,研究了设计CMOS基于CMOS的数字电子电路的前景,包括应变SI / SI_(1-x)GE_X MOSFET。设计CMOS数字电路时的基本缺点是对其N-MOS对应物保持更大宽度的强制。这是由于孔和电子摩擦不等于这一事实。然而,P-MOS晶体管的比例因子取决于电路是否针对鲁棒性或高速进行了优化;选择一个明显地妥协了其他性能度量。在这种情况下,预计在这种电路中将紧张的Si P-MOS结合在速度和噪声边距方面提高性能。我们已经分析了CMOS逆变器的特性,使用紧张的Si p-和常规-Si n沟道CMOS逆变器的组合用于虚拟基板(VS)中的不同组合物,并确定了两个冲突的缩放要求可以融合VS中的GE内容为〜40%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号