首页> 外文会议>Institute of Electrical and Electronics Engineers International Conference on Electronics, Circuits and Systems >Self-adjusting multiple-period locked delay line For high-resolution multiphase clock generation
【24h】

Self-adjusting multiple-period locked delay line For high-resolution multiphase clock generation

机译:用于高分辨率多相钟出作的自调节多个周期锁定延迟线

获取原文

摘要

We present a novel Delay-Locked Loop (DLL) based architecture for multiphase clock generation with a time resolution finer than the gate delay. The basic idea consists in locking the delay line to a certain multiple of clock periods that is not fixed a priori, but is self-adjusted depending on process and operating conditions, and working frequency. In such a way, a wide locking range is achieved with a very compact delay cell structure. The circuit has been used to design a new TDC architecture in which a resolution (time-bin size) of about 16 ps is reached using a 0.35 ??m CMOS technology. Post-layout simulations show the feasibility of the technique.
机译:我们提出了一种基于新的锁定循环(DLL)基于多相时钟生成的架构,具有比栅极延迟更精细的时间分辨率。 基本思想包括将延迟线锁定到不固定先验的时钟周期的某个倍数,而是根据过程和操作条件以及工作频率进行自调整。 以这种方式,通过非常紧凑的延迟电池结构实现宽锁定范围。 该电路用于设计一种新的TDC架构,其中使用0.35ΩMCCO技术达到约16ps的分辨率(时间箱尺寸)。 后布局模拟显示了该技术的可行性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号