首页> 外文会议>International Conference on Electronics, Communication and Computational Engineering >An improved low power high speed Full Adder design with 28nm for extended region of operation
【24h】

An improved low power high speed Full Adder design with 28nm for extended region of operation

机译:一种改进的低功耗高速加法器设计,具有28nm,可扩展操作区域

获取原文

摘要

This work holds the objective of investigating the performance of conventional Full Adders (FA) at 28nm regime and then proposes a Transmission Gate (TG) based improved FA circuit of reduced Power Delay Product (PDP). In this design the XOR/XNOR nodes have been optimized to operate at submicron level with lower delay. The work provides full voltage swing even at lower operating voltage by avoiding the threshold loss problem. The low leakage feature of TG technology allows it to deliver high energy efficiency. The modified circuit achieves up to 59.14% and 59.36% improvements in worst case delay and PDP respectively as compared to the conventional TG based FA cells for low power mode of operation. Particularly at lower voltage range and higher speed, the performance is considerably fair. Simulations show that the modified FA circuit is efficient in terms of delay as well as extended region of operation. All simulations are performed with Cadence Virtuoso tool and Eldo simulator for 28nm FDSOI technology.
机译:这项工作拥有在28nm制度下调查传统全加入体(FA)的性能的目的,然后提出基于传输门(TG)的降低功率延迟产品的改进的FA电路(PDP)。在这种设计中,XOR / XNOR节点已被优化以在逐渐延迟下的亚微米水平下运行。即使通过避免阈值损耗问题,工作即使在较低的工作电压下也提供全电压摆动。 TG技术的低泄漏特征使其能够提供高能量效率。与基于TG的基于TG的FA电池相比,改进的电路分别在最坏情况下延迟和PDP的改善程度高达59.14%和59.36%,用于低功耗操作模式。特别是较低的电压范围和更高的速度,性能相当公平。模拟表明,修改的FA电路在延迟以及扩展的操作区域方面是有效的。所有模拟都是通过Cadence Virtuoso工具和ELDO模拟器进行的,用于28nm FDSOI技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号