【24h】

Indigenous development of SERDES interface for miniaturization

机译:小型化塞德斯界面的土着发展

获取原文

摘要

In satellite systems, large amount of high speed data is required to be transmitted from one system to another. Conventional parallel data transmission requires a large number of cables/interface-packages and results in large weight and volume. Parallel interface in a typical future camera system requires >8000 cables between camera electronics and data handling system. In addition, with increase in transmission rate, problems associated with crosstalk become more critical. One possible solution identified is serial interface, also termed as SERDES (Serializer/DESerializer) interface. A typical SERDES interface comprises of encoder/decoder, PLL, timing-control and multiplexer/de-multiplexer. Encoding of serial data solves high speed serial data transmission problems by incorporating clock embedding, DC balancing, sync info insertion and error detection. DC balancing also solves the issue of Inter-Symbol Interference (ISI). Available SERDES interface devices have limitations like poor reduction factor, no clock embedding or non-availability of space qualified part. Hence, an attempt is made to understand and implement this interface with a goal of indigenous SERDES ASIC development, which will also overcome the above issues. Various serial encoding techniques are surveyed and 8B/10B encoding technique is finalized for very high speed serial data transmission. As an initial step, 8B/10B encoding based SERDES interface is implemented in a FPGA. Final serial data rate achieved is 250Mbps, which corresponds to transmission of 8-bit at 25MSPS and reduces interfaces by a factor of 8. Higher factors will be achieved by design with new encoding techniques like 12B/14B. This paper discusses different SERDES interfaces, comparison of encoding techniques, FPGA design aspects and test results.
机译:在卫星系统中,需要大量的高速数据从一个系统传输到另一个系统。传统的并行数据传输需要大量电缆/接口包,并导致大量和体积大。典型的未来相机系统中的并行接口需要>相机电子和数据处理系统之间的8000个电缆。此外,随着传输速率的增加,与串扰相关的问题变得更加重要。识别的一个可能的解决方案是串行接口,也称为SERDES(序列化器/解串器)接口。典型的SERDES接口包括编码器/解码器,PLL,时序控制和多路复用器/解复用器。串行数据的编码通过结合时钟嵌入,直流平衡,同步信息插入和错误检测来解决高速串行数据传输问题。 DC Balancing还解决了符号间干扰(ISI)的问题。可用的Serdes接口设备具有差的减少因素,没有时钟嵌入或空间合格部分的非可用性。因此,尝试了解和实现该界面,其目的是土着Serdes AsiC开发,也将克服上述问题。调查各种串行编码技术,并针对非常高速串行数据传输完成8B / 10B编码技术。作为初始步骤,基于8B / 10B编码的SERDES接口在FPGA中实现。实现的最终串行数据速率是250Mbps,其对应于25msps的8位的传输,并减少界面为8.通过设计具有12b / 14b的新编码技术来实现更高的因素。本文讨论了不同的Serdes界面,编码技术的比较,FPGA设计方面和测试结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号