首页> 外文会议>Devices for Integrated Circuit Conference >Counter Based Low Power, Low Latency Wallace Tree Multiplier Using GDI Technique for On-chip Digital Filter Applications
【24h】

Counter Based Low Power, Low Latency Wallace Tree Multiplier Using GDI Technique for On-chip Digital Filter Applications

机译:基于计数的低功耗,低延迟Wallace树乘法器使用GDI技术进行片上数字滤波器应用

获取原文

摘要

This paper represents a new design of a low power, low latency Wallace tree multiplier. Wallace Tree algorithm is one of the most commonly used operations in modern days DSP applications as it can provide a fast and area efficient strategy for higher operand multiplication. For higher bits of multiplications the addition operation of partial products includes greater delay and complexity. In this present communication a number of techniques are applied in the partial products addition circuitry to optimize the area delay and speed of the Wallace multiplier. Proposed Design is synthesized for 4x4 bit multiplication using standard CAD tool design compiler in 250nm process technology. Simulation results show that the proposed multiplier design has the best power and delay results as compared to other available multipliers.
机译:本文代表了低功耗,低延迟华莱士树乘法器的新设计。华莱士树算法是现代DSP应用中最常用的操作之一,因为它可以为更高的操作数乘法提供快速和区域的有效策略。对于较高的乘法,部分产品的添加操作包括更大的延迟和复杂性。在本出的通信中,在部分产品添加电路中应用许多技术,以优化华莱士倍增器的面积延迟和速度。在250nm工艺技术中使用标准CAD工具设计编译器合成了所提出的设计,为4x4比特倍增。仿真结果表明,与其他可用乘法器相比,该乘员设计具有最佳功率和延迟结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号