【24h】

Adaptive Multilayer Routing for Incremental Design of an SoC

机译:SOC的增量设计的自适应多层路由

获取原文
获取外文期刊封面目录资料

摘要

Intellectual properties (IPs) in design form are integrated for incremental design of system-on-chip (SoC). In order to realize proper functionality of an SoC, some global signal nets are often needed to be connected between the design IPs. If the component IPs are in-house, the global nets may be routed through the routing region of the design IPs and this routing may be formulated as an adaptive incremental routing problem where all the routing issues need to be tackled directly in the detailed routing phase only. In this work, we propose a technique for adaptive incremental routing of global nets with the objectives of minimal increase in wire length, congestion, and number of vias. The first objective maintains the desired frequency, the second and the third ones reduce the power overhead, and specifically the third one is effective in keeping the layout manufacture-friendly. The proposed technique is applied on some ISCAS’85 benchmarks and finally on a crypto SoC design which integrates several component designs for crypto-cores. The results on CPU time for routing and the overhead of routing are encouraging.
机译:设计形式的智力特性(IPS)是用于片上系统(SOC)的增量设计。为了实现SOC的正确功能,通常需要在设计IPS之间连接一些全局信号网。如果组件IPS是内部的,则可以通过设计IP的路由区域路由全局网络,并且该路由可以被配制为自适应增量路由问题,其中所有路由问题需要直接在详细的路由阶段中地解决所有路由问题只要。在这项工作中,我们提出了一种技术,用于全局网的自适应增量路由,其线长度,拥塞和通孔数量的最小增加。第一目标保持所需的频率,第二个和第三个频率降低了电力开销,特别是第三个是有效保持布局的制造友好。所提出的技术适用于某些ISCAS'85基准测试,最后在加密SOC设计上集成了用于Crypto-Cores的若干组件设计。 CPU路由时间和路由开销的结果令人鼓舞。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号