首页> 外文会议>IEEE Design and Test Symposium >Automated flow for generating CMOS custom memory bit map between logical and physical implementation
【24h】

Automated flow for generating CMOS custom memory bit map between logical and physical implementation

机译:自动流程用于在逻辑和物理实现之间生成CMOS自定义内存位映射

获取原文

摘要

One of the least popular steps in custom memory design is the tedious task of generating the logical to physical Bit Mapping information. This Bit Mapping information is important for the silicon validation and test engineers to debug failures in the memory blocks on the tester. Historically generating the Bit Mapping document required the designer to manually figure out this mapping and either create a diagram by hand or write a custom script to describe the mapping. This manual process is error prone and hard to validate. For small geometry process technology and big size memory it is important to identify any failing location to facilitate silicon debug. This paper presents an automated flow for generating bit mapping information directly from the physical layout and logical simulations. The flow also generates a graphical interface to identify the location of each memory address. This can be used to identify any potential noise issue (bit flipping) due to interaction between the different memory locations.
机译:自定义内存设计中的最不流行的步骤是生成逻辑到物理位映射信息的繁琐任务。该位映射信息对于硅验证和测试工程师来说是重要的,以便在测试仪上的内存块中调试失败。历史上生成位映射文档需要设计人员手动弄清楚此映射,并且可以手动创建图表或写入自定义脚本以描述映射。此手动过程容易出错,难以验证。对于小型几何过程技术和大尺寸记忆,识别任何未能促进硅调试的故障位置非常重要。本文介绍了一种自动流,用于直接从物理布局和逻辑模拟生成位映射信息。流程还生成图形界面以识别每个存储器地址的位置。这可用于识别由于不同存储器位置之间的交互导致的任何潜在噪声问题(比特翻转)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号