首页> 外文会议>International Conference on Advanced Design and Manufacturing Engineering >FPGA Implementation of a Novel Multi-rate QC-LDPC Encoder for DTMB Standard
【24h】

FPGA Implementation of a Novel Multi-rate QC-LDPC Encoder for DTMB Standard

机译:FPGA实现DTMB标准的新型多速率QC-LDPC编码器

获取原文

摘要

A serial-input serial-output encoder based on pipelined type I rotate-left-accumulator (RLA) circuit is presented for multi-rate Quasi-Cyclic Low-Density Parity-Check (QC-LDPC) codes of Digital Terrestrial Multimedia Broadcasting (DTMB) standard. This encoding scheme can reduce the power consumption and save memory resource. FPGA implementation and simulation results show that the design meets the requirement of DTMB standard and simplifies the structure of the memory.
机译:基于流水线型I旋转左累加器(RLA)电路的串行输入串行输出编码器用于数字地面多媒体广播的多速率准循环低密度奇偶校验(QC-LDPC)代码(DTMB ) 标准。该编码方案可以减少功耗并保存内存资源。 FPGA实现和仿真结果表明,该设计符合DTMB标准的要求,简化了内存的结构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号