首页> 外文期刊>Chinese Journal of Electronics >Efficient Multi-rate Encoder of QC-LDPC Codes Based on FPGA for WIMAX Standard
【24h】

Efficient Multi-rate Encoder of QC-LDPC Codes Based on FPGA for WIMAX Standard

机译:基于FPGA的WIMAX标准的高效QC-LDPC码多速率编码器

获取原文
获取原文并翻译 | 示例
           

摘要

An efficient multi-rate encoder for IEEE 802.16e LDPC codes which outperforms current single rate encoders with acceptable hardware consumption and efficient memory consumption is proposed. This design utilizes the common dual-diagonal structure in parity matrices to avoid the inverse matrix operation which requires extensive computations. Parallel Matrix-vector multiplication (MVM) units, bidirectional operation and storage compression are applied to this multi-rate encoder to increase the encoding speed and significantly reduce the quantity of memory bits required. The proposed encoding architecture also contributes to the design of multi-rate encoders whose parity matrices are dual-diagonally structured and have an Approximately lower triangular (ALT) form, such as in IEEE 802.11n and IEEE 802.22. Simulation results verified that the proposed encoder can efficiently work for all code rates specified in WIMAX standard. With a maximum clock frequency of 117 MHz, the encoder achieves 3 to 10 times higher throughput than prior works. The proposed encoder is capable to switch among six rates by adjusting the input parameter and it achieves the throughput up to 1Gbps.
机译:提出了一种用于IEEE 802.16e LDPC码的高效多速率编码器,其在可接受的硬件消耗和有效内存消耗方面优于当前的单速率编码器。该设计在奇偶校验矩阵中使用了常见的双对角线结构,以避免需要大量计算的逆矩阵运算。并行矩阵矢量乘法(MVM)单元,双向操作和存储压缩应用于此多速率编码器,以提高编码速度并显着减少所需的存储位数量。所提出的编码体系结构也有助于设计多速率编码器,其奇偶矩阵是双对角结构的,并且具有大约较低的三角形(ALT)形式,例如在IEEE 802.11n和IEEE 802.22中。仿真结果验证了所提出的编码器可以有效地应对WIMAX标准中指定的所有编码率。编码器的最大时钟频率为117 MHz,其吞吐率比以前的工作高3至10倍。所提出的编码器能够通过调整输入参数在六种速率之间切换,并实现高达1Gbps的吞吐量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号