首页> 中文期刊> 《中国电子杂志(英文版) 》 >Efficient Multi-rate Encoder of QC-LDPC Codes Based on FPGA for WIMAX Standard

Efficient Multi-rate Encoder of QC-LDPC Codes Based on FPGA for WIMAX Standard

         

摘要

An efficient multi-rate encoder for IEEE802.16e LDPC codes which outperforms current single rate encoders with acceptable hardware consumption and efficient memory consumption is proposed.This design utilizes the common dual-diagonal structure in parity matrices to avoid the inverse matrix operation which requires extensive computations.Parallel Matrix-vector multiplication(MVM) units,bidirectional operation and storage compression are applied to this multi-rate encoder to increase the encoding speed and significantly reduce the quantity of memory bits required.The proposed encoding architecture also contributes to the design of multi-rate encoders whose parity matrices are dual-diagonally structured and have an Approximately lower triangular(ALT)form,such as in IEEE 802.11n and IEEE 802.22.Simulation results verified that the proposed encoder can efficiently work for all code rates specified in WIMAX standard.With a maximum clock frequency of 117 MHz,the encoder achieves 3 to 10 times higher throughput than prior works.The proposed encoder is capable to switch among six rates by adjusting the input parameter and it achieves the throughput up to 1Gbps.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号