【24h】

A Highly Efficient UHF RFID Frontend Approach

机译:一种高效的UHF RFID前端方法

获取原文

摘要

The passive radio frequency identification (RFID) presents a key technology for unattended wireless networks. To achieve a higher reading range and to improve the operational reliability of passive RFID tags, the design of integrated circuits with an ultra low power consumption and novel concepts for high-efficiency energy harvesting are required. This paper presents a highly efficient analog frontend for passive UHF RFID transponders. This frontend includes a multistage Schottky rectifier, a backscatter modulator, an ASK demodulator, a current reference source, and power limiting circuits. These building blocks are implemented in a 0.14μm CMOS technology. The measured overall RF-to-DC conversion efficiency of the analog frontend for a DC output power of 10μW (1V and 10μA) is about 20%. The DC power consumption of the analog building blocks is about 1μW for a supply voltage of 1V.
机译:被动射频识别(RFID)为无人值守无人提供的无人参与的关键技术提供了一种关键技术。为了实现更高的读取范围并提高被动RFID标签的操作可靠性,需要具有超低功耗和用于高效能量收集的新颖概念的集成电路的设计。本文介绍了被动UHF RFID转发器的高效模拟前端。该前端包括多级肖特基整流器,反向散射调制器,询问解调器,电流参考源和电源限制电路。这些构建块以0.14μm的CMOS技术实现。用于10μW(1V和10μA)的DC输出功率的模拟前端的测量总体RF-TO-DC转换效率约为20%。模拟构建块的直流功耗约为1V的电源电压约为1μW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号