首页> 外文会议>IEEE Electrical Design of Advanced Packaging Systems Symposium >PCB trace modeling and equalizer design method for 10 Gbps backplane
【24h】

PCB trace modeling and equalizer design method for 10 Gbps backplane

机译:10 Gbps背板的PCB跟踪建模与均衡器设计方法

获取原文

摘要

This paper discusses accurate PCB modeling methods for 10 Gbps differential signal traces. We added two approaches to the conventional modeling method: (1) We simulated the glass cloth and epoxy distribution in the PCB dielectric to simulate common/differential mode conversion noise (SCD21). (2) We applied a frequency-dependent dielectric constant to the electromagnetic analysis model based on a Djordjevic-Sarkar model to introduce a frequency-dependent group delay. Applying these two additional modeling elements, we obtained accurate SCD21 and jitter properties consistent with measurement results. We also demonstrated an equalizer design based on the improved PCB model. By flattening the frequency dependence of the group delay as well as trace losses for the transmission paths, including the equalizer, by adjusting the properties of the peaking amplifier for the equalizer circuit, we reduced jitter by up to 10 ps for 10 Gbps signalling.
机译:本文讨论了10 Gbps差分信号迹线的精确PCB建模方法。 我们将两种方法添加了传统建模方法的方法:(1)我们模拟了PCB电介质中的玻璃布和环氧分布,以模拟公共/差分模式转换噪声(SCD21)。 (2)我们基于Djordjevic-Sarkar模型应用于电磁分析模型的频率依赖性介电常数,以引入频率依赖的组延迟。 应用这两个额外的建模元素,我们获得了准确的SCD21和抖动属性,与测量结果一致。 我们还展示了一种基于改进的PCB模型的均衡器设计。 通过削弱组延迟的频率依赖性以及传输路径的跟踪损耗,包括均衡器,通过调节均衡器电路的峰值放大器的性能,我们将抖动减少到10 ps,以获得10个Gbps信令。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号