首页> 外文会议>IEEE Electrical Design of Advanced Packaging Systems Symposium >A 29.5 to 31.7 GHz PLL in 65 nm CMOS technology
【24h】

A 29.5 to 31.7 GHz PLL in 65 nm CMOS technology

机译:在65 nm CMOS技术中获得29.5至31.7 GHz PLL

获取原文

摘要

A 29.5 to 31.7 GHz fully integrated phase locked loop (PLL) is presented in this paper. An integrated voltage-controlled oscillator (VCO) and a set of high-speed dividers are used to accomplish all the frequencies. The shunt peaking inductors is added in the first CML divider to higher the operating frequency and lower the power consumption. The current steering charge pump is utilized to improve switching time and thus allow high-speed operation. The PLL can be locked from 29.5 to 31.7 GHz. The PLL including buffers consumes 48mW from 1.2/0.7 V supplies. The output spectrum shows spur suppression higher than 23 dBc. Fabricated in a 65 nm CMOS process, the PLL occupies a chip area of 1.44 mm2.
机译:本文提出了29.5至31.7 GHz完全集成的锁相环(PLL)。 使用集成的电压控制振荡器(VCO)和一组高速分频器来完成所有频率。 在第一CML分频器中添加分流峰值电感器,以越高工作频率并降低功耗。 电流转向电荷泵用于改善切换时间,从而允许高速操作。 PLL可锁定在29.5至31.7 GHz。 包括缓冲区的PLL从1.2 / 0.7 V耗处消耗48mW。 输出频谱显示出高于23dBc的浇口抑制。 在65nm CMOS工艺中制造,PLL占据1.44mm 2 的芯片面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号