首页> 外文会议>International Conference on Electronic Packaging Technology High Density Packaging >Drop Test Simulation of 3D Stacked-Die Packaging with Input-G Finite Element Method
【24h】

Drop Test Simulation of 3D Stacked-Die Packaging with Input-G Finite Element Method

机译:用输入-G有限元方法跌落试验模拟3D堆叠芯片包装

获取原文

摘要

Transient responses of 3D stacked-die package with through silicon via (TSV) structure under board level drop test load following the JEDEC standard are investigated using the Input-G finite element simulation method. In order to reduce the finite element mesh size the stacked-die package under investigation is modeled with details while the others are simplified as blocks with equivalent material properties. The deflection and velocity responses of the stacked-die package located at center of test board are obtained. The stress and strain of the copper via, and micro solder pumps and silicon dies are checked and compared. The simulation results show that the critical position is located at the corner of bottom layer of copper via, copper pad and micro solder bumps.'The logarithmic strain evolutions of critical copper pad and micro solder bump are investigated.
机译:使用输入-G有限元仿真方法研究了通过硅通孔(TSV)结构的3D堆叠模具封装的瞬态响应。为了减少有限元网格尺寸,堆叠模具封装正在进行中,详细建模,而另外则被简化为具有等效材料特性的块。获得位于测试板中心的堆叠模件的偏转和速度响应。检查并比较铜通孔和微焊料泵和硅模具的应力和应变。仿真结果表明,临界位置位于铜底层的底层,铜垫和微焊料凸块。[临界铜垫和微焊料凸块的对数应变演进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号