首页> 外文会议>International Conference on Solid-State and Integrated-Circuit Technology >Integrate LaOx-capping layer into metal gated CMOS devices using a gate-first approach for sub-45nm technology node and the device reliability thereof
【24h】

Integrate LaOx-capping layer into metal gated CMOS devices using a gate-first approach for sub-45nm technology node and the device reliability thereof

机译:将Lapapappate层集成到金属门控CMOS器件中,使用用于子45nm技术节点的门 - 第一方法和其可靠性

获取原文

摘要

This paper provides a comprehensive study on the integration of LaOx capping layer for sub-45nm metal gated CMOS devices with Hf-based high-K dielectrics in a gate first manner. Two different integration routes, i.e. Dual Metal Dual Dielectric flow (DMDD) and Single Metal Dual Dielectric (SMDD) flow, are reported and compared. The device reliability study is also provided.
机译:本文以栅极的第一方式,对Sup-45nm金属通用CMOS器件的LAO X / INF>覆盖层的集成综合研究。报告并比较两种不同的集成路线,即双金属双介电流(DMDD)和单金属双电介质(SMDD)流动。还提供了设备可靠性研究。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号