【24h】

The Optimal window-BGA Design for High-Speed SDRAM

机译:高速SDRAM的最佳窗口-BGA设计

获取原文

摘要

The high performance window-BGA for a high speed Synchronous Dynamic Random Access Memory (SDRAM) has been designed. In this paper, power distribution system (PDS) design on IC package is discussed and studied. A appropriate PDS design will provide not only the stable power supply but also the superior current return path for signal channels. The simulation approach will cover complete Signal Integrity (SI) and Power Integrity (PI) analysis to quantify the electrical performance. The parasitical parameters of IC package including resistance, inductance and capacitance are extracted to check low frequency performance, and S-parameters are performed to observe the broad bandwidth response to ensure sufficient low transmission loss through entire operation frequency range. The PDS behavior in both frequency and time domain are characterized to make sure the PDS performance. Finally, eye diagram are analyzed to inspect overall electrical performance.
机译:设计了高速同步动态随机存取存储器(SDRAM)的高性能窗口-BGA。本文讨论和研究了IC包装上的配电系统(PDS)设计。适当的PDS设计不仅提供稳定的电源,而且提供信号通道的优越电流返回路径。仿真方法将介绍完整的信号完整性(SI)和电源完整性(PI)分析,以量化电气性能。提取包括电阻,电感和电容的IC封装的寄生参数以检查低频性能,并且执行S参数以观察宽带宽度响应,以确保通过整个操作频率范围进行足够的低传输损耗。频率和时域中的PDS行为都表现为确保PDS性能。最后,分析眼图以检查整体电气性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号