Multiprocessor System on Chip is a concept that aims to integrate multiple hardware and software in a chip. Multistage Interconnection Network is considered as a promising solution for applications which use parallel architectures integrating a large number of processors and memories. In this paper, we present a model of Multistage Interconnection Network and a design of prototyping on FPGA. This enabled the comparison of the proposed model with the full crossbar network, and the estimation of performance in terms of area, latency and energy consumption. The Multistage Interconnection Networks are well adapted to MPSoC architecture. They meet the needs of intensive signal processing and they are scalable to connect a large number of modules.
展开▼