首页> 外文会议>International Design Test Workshop >Multistage Interconnection Network for MPSoC: Performances study and prototyping on FPGA
【24h】

Multistage Interconnection Network for MPSoC: Performances study and prototyping on FPGA

机译:MPSOC的多级互连网络:FPGA的表演研究与原型设计

获取原文

摘要

Multiprocessor System on Chip is a concept that aims to integrate multiple hardware and software in a chip. Multistage Interconnection Network is considered as a promising solution for applications which use parallel architectures integrating a large number of processors and memories. In this paper, we present a model of Multistage Interconnection Network and a design of prototyping on FPGA. This enabled the comparison of the proposed model with the full crossbar network, and the estimation of performance in terms of area, latency and energy consumption. The Multistage Interconnection Networks are well adapted to MPSoC architecture. They meet the needs of intensive signal processing and they are scalable to connect a large number of modules.
机译:芯片上的多处理器系统是旨在将多个硬件和软件集成在芯片中的概念。多级互连网络被认为是使用并行架构集成大量处理器和存储器的应用程序的有希望的解决方案。在本文中,我们介绍了多级互连网络的模型和FPGA上的原型设计。这使得具有完整横杆网络的所提出的模型的比较,以及在面积,延迟和能量消耗方面的性能估计。多级互连网络适应MPSoC架构。它们符合密集信号处理的需求,它们可扩展以连接大量模块。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号