首页> 外国专利> Composing cores and FPGAS at massive scale with directional, two dimensional routers and interconnection networks

Composing cores and FPGAS at massive scale with directional, two dimensional routers and interconnection networks

机译:通过定向二维路由器和互连网络大规模组成内核和FPGAS

摘要

Embodiments of systems and methods for sending messages between cores across multiple field programmable gate arrays (FPGAs) and other devices are disclosed. A uniform destination address directs a message to a core in any FPGA. Message routing within one FPGA may use a bufferless directional 2D torus Network on Chip (NOC). Message routing between FPGAs may use remote router cores coupled to the NOCs. A message from one core to another in another FPGA is routed over a NOC to a local remote router then to external remote router(s) across inter-FPGA links or networks to the remote router of the second FPGA and across a second NOC to the destination core. Messages may also be multicast to multiple cores across FPGAs. A segmented directional torus NOC is also disclosed. The insertion of shortcut routers into directional torus rings achieves shorter ring segments, reducing message delivery latency and increasing NOC bandwidth.
机译:公开了用于在跨多个现场可编程门阵列(FPGA)和其他设备的内核之间发送消息的系统和方法的实施例。统一的目标地址将消息定向到任何FPGA中的内核。一个FPGA内的消息路由可以使用无缓冲定向2D圆环片上网络(NOC)。 FPGA之间的消息路由可以使用耦合到NOC的远程路由器内核。从一个内核到另一个FPGA中的另一个内核的消息通过NOC路由到本地远程路由器,然后通过FPGA之间的链路或网络到达第二个FPGA的远程路由器,再通过第二个NOC到达外部远程路由器。目标核心。消息也可以通过FPGA多播到多个内核。还公开了分段的定向环面NOC。将快捷路由器插入定向环形环可实现较短的环段,从而减少消息传递延迟并增加NOC带宽。

著录项

  • 公开/公告号US10587534B2

    专利类型

  • 公开/公告日2020-03-10

    原文格式PDF

  • 申请/专利权人 GRAY RESEARCH LLC;

    申请/专利号US201815945662

  • 发明设计人 JAN STEPHEN GRAY;

    申请日2018-04-04

  • 分类号H04L12/28;H04L12/933;G06F13/42;H04L12/18;H04J1/16;

  • 国家 US

  • 入库时间 2022-08-21 11:25:15

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号