首页> 外文会议>IEEE International Conference on Integration Technology >Design of A Low-power, High Speed Op-amp for 10bit 300Msps Parallel Pipeline ADCs
【24h】

Design of A Low-power, High Speed Op-amp for 10bit 300Msps Parallel Pipeline ADCs

机译:用于10bit 300Msps并行管道ADC的低功耗,高速OP-AMP的设计

获取原文

摘要

This paper presents a low-power operational amplifier suitable for the sample-and-hold (S/H) circuit with the architecture of switched-capacitor circuit. The op-amp plays an important role in the front-rank sampling module and the MDAC (Multiplying D/A Converter) module for the 10bit, 300MHz sampling rate, 4-channel parallel pipeline ADC. This paper presents a design based on optimized time-interleaved technique. By optimizing the channel sampling clock which means there is more time for the op-amp to settle up, the op-amp has a superior performance. With 3.3V power supply, using the CSM 0.35μm CMOS process technology, the HSPICE simulation shows that, the open-loop gain of the op-amp is 106dB with the unity gain bandwidth of 402 MHz and the settling time is 8.8ns, which is qualified for the requirement of the single channel sampling rate (75MHz). The power consumption of this op-amp is only 8.57mW, which significantly reduces the whole power of the parallel pipeline ADC.
机译:本文介绍了一个适用于具有开关电容电路架构的样品和保持(S / H)电路的低功耗运算放大器。 OP-AMP为10位,300MHz采样率,4通道并行管道ADC中的前排行采样模块和MDAC(乘法D / A转换器)模块发挥着重要作用。本文提出了一种基于优化的时间交织技术的设计。通过优化频道采样时钟,意味着OP-AMP稳定的更多时间,OP-AMP具有卓越的性能。通过3.3V电源,使用CSM0.35μmCMOS工艺技术,HSPICE仿真显示,OP-AMP的开环增益为106dB,Unity Gain带宽为402 MHz,稳定时间为8.8ns,哪个有资格要求单通道采样率(75MHz)。该OP-AMP的功耗仅为8.57MW,这显着降低了并行管道ADC的整个功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号