首页> 外文会议>International Conference on Design and Test Integrated Systems >An FPGA Hardware implementation of the Rijndael block cipher
【24h】

An FPGA Hardware implementation of the Rijndael block cipher

机译:Rijndael块密码的FPGA硬件实现

获取原文

摘要

In this paper, we present a hardware implementation of an Advanced Encryption Standard (AES) Rijndael (128-bit block and 128-bit key) using Xilinx development tools and Spartan FPGA circuits. All the modules in this core are described by using VHDL language. The developed Rijndael core is aimed at providing sufficient performance with good area efficiency. In fact, the encryption/decryption data path operates at 29,45MHz resulting in a throughput of 289,98 Mbits per second for the encryption and 157,1 Mbits per second for decryption. Encryption/decryption circuit will fit in one Xilinx Spartan XC2S600E circuit taking approximately 87% of the area (6068 Slices). Compared to software implementation, migrating to hardware provides higher level of security and faster encryption speed.
机译:在本文中,我们使用Xilinx开发工具和Spartan FPGA电路提供了高级加密标准(AES)Rijndael(128位块和128位键)的硬件实现。使用VHDL语言描述此核心中的所有模块。发达的Rijndael核心旨在提供足够的性能,良好的区域效率。实际上,加密/解密数据路径在29,45MHz下运行,导致每秒289,98 Mbits的吞吐量,用于加密,每秒157,1 Mbits进行解密。加密/解密电路将适用于一个Xilinx Spartan XC2S600E电路,占该区域的大约87%(6068片)。与软件实现相比,迁移到硬件提供更高级别的安全性和更快的加密速度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号