首页> 外文会议>International Conference on Design and Test Integrated Systems >Supply voltage glitches effects on CMOS circuits
【24h】

Supply voltage glitches effects on CMOS circuits

机译:电源电压故障对CMOS电路的影响

获取原文

摘要

Among the attacks applied on secure circuits, fault injection techniques consist in the use of a combination of environmental conditions that induce computational errors in the chip that can leak protected informations. The purpose of our study is to build an accurate model able to describe the behaviour of CMOS circuits in presence of deliberated short supply voltage variations. This behaviour depends strongly on the basic gates (combinational logic, registers...) that make up the circuit. In this paper, we show why D-flip-flop are resistant to power supply glitches occurring between clock transitions and we propose an approach to evaluate the basic elements sensitivities towards faults generated by power glitches. Our aimed model will consequently be dependent on this sensitivity.
机译:在应用于安全电路上的攻击中,故障注射技术包括使用诱导可能泄漏受保护信息的计算错误的环境条件的组合。我们的研究目的是建立一种能够在刻意的短电源电压变化存在下描述CMOS电路的行为的准确模型。此行为强烈依赖于构成电路的基本栅栏(组合逻辑,寄存器...)。在本文中,我们展示了为什么D-FLIP-FLOP对时钟过渡之间发生的电源毛刺抵抗力,我们提出了一种评估电力故障产生的基本元素敏感性的方法。我们的目标模型将取决于这种敏感性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号