首页> 外文会议>IEEE VLSI-TSA International Symposium on VLSI Design >Decomposition of instruction decoder for low power designs
【24h】

Decomposition of instruction decoder for low power designs

机译:低功耗设计指令解码器的分解

获取原文

摘要

During the execution of instructions, instruction decoding is a major task for identifying instruction and generating control signals of data-paths. By tracing program execution sequences, the authors proposed an algorithm that exploits relations between instructions of frequently-executed instruction groups. After partitioning instructions into groups, a two-stage low-power decomposition architecture was used for instruction decoding. Experimental results have demonstrated that the proposed approach achieved an average of 29.97% and 18.94% power reductions, and 12.93% and 12.36% critical-path delay reductions for the instruction decoder and the control unit, respectively.
机译:在执行指令期间,指令解码是用于识别数据路径的指令和生成控制信号的主要任务。通过跟踪程序执行序列,作者提出了一种算法,该算法利用常用指令组的指令之间的关系。将指令分组到组后,两级低功耗分解架构用于指令解码。实验结果表明,拟议的方法平均达到29.97%和18.94%的功率减少,分别为指令解码器和控制单元的临界路径延迟减少12.93%和12.36%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号