首页> 外文会议>Conference on microelectronics: Design, technology, and packaging >A hysteretic comparator's influence on a current-mode ADC
【24h】

A hysteretic comparator's influence on a current-mode ADC

机译:滞后比较器对电流模式ADC的影响

获取原文

摘要

A low-voltage low-power CMOS switched-current analog-to-digital converter is presented. The influences of a hysteretic comparator on the performance of the ADC are studied with the help of SPICE simulations. SPICE BSIM4 models are used to study the behaviour of the overall circuit. The hysteretic comparator is devised to minimize the errors caused by current spikes at the input to the comparator. The current-mode A/D converter implements a multiply-by-2 scheme. The A/D converter starts converting for the most significant bit (MSB) of an input current. The input is multiplied by two using MOS transistors. The comparator then senses the current imbalance and then determines if the signal 2I_(in) is greater than I_(ref). The remaining bits are converted in the same manner. The aim of this study is to use such an ADC in the CMOS imagers to be realized in a low-cost standard digital process technology. Another arm of this study is to utilize a hysteretic comparator to quantize the full-scale range of signals (MSB to LSB) independent of the resolution. The proposed design allows users to easily set the hysteresis width of the comparator for a predetermined resolution without causing any performance degradation.
机译:提出了低压低功耗CMOS开关电流模数转换器。在香料仿真的帮助下,研究了滞后比较器对ADC性能的影响。 Spice BSIM4型号用于研究整个电路的行为。设计滞后比较器,以最小化电流尖峰引起的对比较器引起的误差。电流模式A / D转换器实现了多乘法的方案。 A / D转换器开始转换输入电流的最高有效位(MSB)。使用MOS晶体管将输入乘以两个。然后,比较器感测电流不平衡,然后确定信号2i_(in)是否大于i_(ref)。剩余位以相同的方式转换。本研究的目的是在CMOS成像仪中使用这种ADC,以便在低成本标准数字过程技术中实现。本研究的另一个臂是利用滞后比较器来定量与分辨率无关的全尺度信号范围(MSB至LSB)。所提出的设计允许用户在不造成任何性能下降的情况下,用户可以轻松地设置比较器的滞后宽度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号