首页> 外文会议>IEEE Conference on Electron Devices and Solid-State Circuits >Modeling of Low-Frequency Noise in Junction Field-Effect Transistor with Self-Aligned Planer Technology
【24h】

Modeling of Low-Frequency Noise in Junction Field-Effect Transistor with Self-Aligned Planer Technology

机译:具有自对准刨床技术的结域效应晶体管低频噪声的建模

获取原文

摘要

The noise behaviors of the junction field-effect transistor (JFET) fabricated with self-aligned planer technology are studied. The device structure being considered has a wide separation between source-gate and drain-gate with a shallow trench isolation (STI) technique. High noise level is found in the devices with STI and the normalized drain noise is found to be gate bias dependent. The excess noise is identified as the surface noise generated in the STI regions and a model is developed to explain the bias dependence of the noise characteristics. To reduce the noise level, the STI region should be kept small and better oxidation technique should be employed for the STI passivation.
机译:研究了采用自对准刨床技术制造的结场效应晶体管(JFET)的噪声行为。所考虑的器件结构具有浅沟槽隔离(STI)技术之间的源极栅极和漏极之间的宽分离。在具有STI的设备中发现高噪声水平,并且发现归一化漏极噪声依赖于栅极偏置。由于STI区域中产生的表面噪声和模型开发了多余的噪声以解释噪声特性的偏置依赖性。为了降低噪声水平,应对STI区域保持小而更好的氧化技术用于STI钝化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号