首页> 外文会议>Meeting of the Electrochemical Society >Gate Stacks for Silicon, Silicon Germanium, and III-V Channel MOSFETs
【24h】

Gate Stacks for Silicon, Silicon Germanium, and III-V Channel MOSFETs

机译:用于硅,硅锗和III-V通道MOSFET的门堆叠

获取原文

摘要

High-k gate dielectrics such as HfO_2 and metal gates such as TiN have been deployed across a wide range of silicon-based CMOS logic products. In some gate-first technologies, SiGe channels (cSiGe) have been implemented simultaneously for threshold voltage control in p-channel metal-oxide-semiconductor field-effect transistors (pMOSFET). Herein, we review aspects related to the impact of high-k/channel interfacial layers on Si, SiGe, and III-V gate stack quality and device performance. First, we review remote oxygen scavenging approaches for interfacial SiO_2 thinning in HfO_2/Si nFET and HfO_2/cSiGe pFET devices. We show that they allow equivalent oxide thickness (EOT) to be reduced to 0.4-0.5 nm, and we discuss device performance and reliability tradeoffs that may limit continued EOT scaling. For later technology nodes, high-carrier-mobility III-V semiconductors channels such as InGaAs are under consideration. We summarize three high-k/InGaAs channel interface approaches: Direct high-k deposition, Si capping, and InP capping.
机译:高k栅极电介质如HFO_2和金属栅极,例如锡,遍布各种基于硅基CMOS逻辑产品。在一些栅极 - 第一技术中,SiGe通道(CSige)已经同时实现用于P沟道金属氧化物半导体场效应晶体管(PMOSFET)中的阈值电压控制。在此,我们审查了与高k /沟道界面层对Si,SiGe和III-V栅极堆叠质量和设备性能影响的影响。首先,我们在HFO_2 / SI NFET和HFO_2 / CSIGE PFET器件中审查远程氧气清除方法进行界面SIO_2细化。我们表明它们允许等效氧化物厚度(EOT)减少到0.4-0.5nm,我们讨论可能限制持续EOT缩放的设备性能和可靠性权衡。对于后期技术节点,正在考虑高载波移动III-V半导体频道,例如InGaAs。我们总结了三种高k / IngaAs通道接口方法:直接高k沉积,Si封盖和INP封盖。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号