首页> 外文会议>Automation and Test in Europe Conference and Exhibition >Decomposition of instruction decoder for low power design
【24h】

Decomposition of instruction decoder for low power design

机译:低功耗设计指令解码器的分解

获取原文

摘要

Microprocessors have been used in wide-ranged applications. During the execution of instructions, instruction decoding is a major task for identifying instructions and generating control signals for data-paths. By exploiting program behaviors, we propose a novel instruction-decoding approach for power minimization. Using the proposed instruction-decoding structure, we present a partitioning method that decomposes the instruction-decoding circuit into two sub-circuits according to the execution frequencies of instructions. Using our proposed decoding structure, only one sub-circuit will be activated when executing an instruction. Experimental results have demonstrated that our proposed approach achieves on an average of 26.71% and 15.69% power reductions for the instruction decoder and the control unit, respectively.
机译:微处理器已用于广泛的应用中。在执行指令期间,指令解码是用于识别用于数据路径的指令和生成控制信号的主要任务。通过利用程序行为,我们提出了一种用于功率最小化的新型指令解码方法。使用所提出的指令解码结构,我们介绍了一种根据指令的执行频率将指令解码电路分解成两个子电路的分区方法。使用我们提出的解码结构,在执行指令时只会激活一个子电路。实验结果表明,我们的建议方法分别平均达到26.71%和15.69%的指令解码器和控制单元的开放。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号