首页> 外文会议>Automation and Test in Europe Conference and Exhibition >FreezeFrame: compact test generation using a frozen clock strategy
【24h】

FreezeFrame: compact test generation using a frozen clock strategy

机译:FreezeFrame:使用冷冻时钟策略的紧凑型试验

获取原文

摘要

Test application time is an important factor in the overall cost of VLSI chip testing. We present a new ATPG approach for generating compact test sequences for sequential circuits. Our approach combines a conventional ATPG algorithm, a technique based on the frozen clock testing strategy, and a dynamic compaction method based on a genetic algorithm. The frozen clock strategy temporarily suspends the sequential behavior of the circuit by stopping its clock and applying several vectors to increase the number of faults detected without changing the circuit state. Results show that test sets generated using the new approach are more compact than those generated by previous approaches for many circuits.
机译:测试应用时间是VLSI芯片测试总体成本的重要因素。我们提出了一种新的ATPG方法,用于为连续电路产生紧凑的测试序列。我们的方法与传统的ATPG算法,一种基于冻结时钟测试策略的技术,以及基于遗传算法的动态压实方法。冻结时钟策略通过停止其时钟暂时暂停电路的顺序行为并应用若干向量以增加检测到的故障的数量而不改变电路状态。结果表明,使用新方法生成的测试集比以前的许多电路产生的方法更紧凑。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号