首页> 外文会议>SPIE conference on advanced signal processing algorithms, architectures, and implementations >Arithmetic unit based on a high-speed multiplier with a redundant-binary addition tree
【24h】

Arithmetic unit based on a high-speed multiplier with a redundant-binary addition tree

机译:基于具有冗余二进制添加树的高速乘法器的算术单元

获取原文

摘要

An arithmetic unit based on a high-speed multiplier with a redundant binary addition tree is proposed. It is efficient for numerical computations with iteration of multiplications and addition/subtractions. A new multiplier recoding method makes the arithmetic unit efficient for these computations.
机译:提出了一种基于具有冗余二进制添加树的高速乘法器的算术单元。对于具有乘法和添加/减法的迭代的数值计算是有效的。新的乘法器重新编码方法使算术单元有效地用于这些计算。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号