首页> 外文会议>IEEE International SOI Conference >Low-k Spacers for Advanced Low Power CMOS Devices with Reduced Parasitic Capacitances
【24h】

Low-k Spacers for Advanced Low Power CMOS Devices with Reduced Parasitic Capacitances

机译:用于高级低功耗CMOS器件的低k个垫片,具有降低的寄生电容

获取原文

摘要

Integration of low-dielectric constant SiCOH dielectrics (k~3) adjacent to gate stacks is demonstrated using 65 nm technology. Substantial reductions in parasitic capacitances are achieved through reductions in the outer fringe component of the overlap capacitance and the capacitance between the gate stack and metal contacts. These results are consistent with modeling. Although this is demonstrated with 65 nm devices, low-k spacers can cut active power consumption and have the potential to improve performance through reductions in parasitic capacitances which will be of greater importance for future technology nodes.
机译:使用65nm技术来证明与栅极堆叠相邻的低介电常数SICOH电介质(K〜3)的集成。通过在栅极堆叠和金属触头之间的外条分量和栅极堆叠和金属触头之间的电容中减少来实现寄生电容的显着降低。这些结果与建模一致。虽然这是用65个NM器件证明的,但低k间隔件可以减少有效功耗,并且有可能通过减少寄生电容来提高性能,这对于未来的技术节点具有更重要的重要性。

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号