首页> 外文期刊>Journal of Information Recording >Low Parasitic Capacitance and Low-Power CMOS Capacitive Fingerprint Sensor
【24h】

Low Parasitic Capacitance and Low-Power CMOS Capacitive Fingerprint Sensor

机译:低寄生电容和低功耗CMOS电容指纹传感器

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, a low parasitic capacitance and low-power CMOS capacitive fingerprint sensor readout circuit is presented. The side effect of parasitic capacitance has been under control with novel layout structure in sensor cell, and minimal size switch is used to reduce non-ideal effects of MOS switch and achieve good linearity. Power dissipation is also reduced with quiescent current control in buffer amplifier of sensor cell. A prototype chip with 32 x 32 array size has been fabricated using TSMC 0.35μm CMOS process. The chip works at 3.3V power supply and operates at 4MHz clock rate. Capacitance value from OfF to 60fF can be sensed, corresponding analog output voltage is from 3.02V to 1.57V and the digital output is 6 bits. The overall power consumption is less than 5.5mW.
机译:本文提出了一种低寄生电容和低功耗CMOS电容指纹传感器的读出电路。寄生电容的副作用已经通过传感器单元中新颖的布局结构得到了控制,并且使用最小尺寸的开关来减少MOS开关的非理想影响并实现良好的线性度。通过传感器单元缓冲放大器中的静态电流控制,还可以降低功耗。使用TSMC0.35μmCMOS工艺制造了具有32 x 32阵列尺寸的原型芯片。该芯片采用3.3V电源供电,并以4MHz时钟速率运行。可以检测到OfF至60fF的电容值,相应的模拟输出电压为3.02V至1.57V,数字输出为6位。总功耗小于5.5mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号