【24h】

Pipelined 8-bit RISC Processor Design using Verilog HDL on FPGA

机译:流水线8位RISC处理器设计使用Verilog HDL在FPGA上

获取原文

摘要

This article describes an 8-bit RISC processor design using Verilog Hardware Description Language (HDL) on FPGA board. The proposed processor is designed using Harvard architecture, having separate instruction and data memory. The salient feature of proposed processor is pipelining, used for improving performance, such that on every clock cycle one instruction will be executed. Another important feature is that instruction set contains only 34 instructions, which is very simple, easy to learn and compact. The proposed processor has 8-bit ALU, Two 8-bit I/O ports, serial-in/serial-out ports, Eight 8-bit general-purpose registers, 4-bit flag register and priority based three vectored interrupts. Another advantage of the proposed processor is that it can execute programs with up to 262,144 instructions long, such that any practical programs can be fitted into it. The proposed processor is physically verified on Xilinx Spartan 3E Starter Board FPGA with 0.0517μs instruction cycle.
机译:本文使用FPGA板上的Verilog硬件描述语言(HDL)描述了一个8位RISC处理器设计。所提出的处理器使用哈佛架构设计,具有单独的指令和数据存储器。所提出的处理器的突出特征是流水线,用于提高性能,使得在每个时钟周期上将执行一个指令。另一个重要特征是指令集仅包含34条指令,这非常简单,易于学习和紧凑。所提出的处理器具有8位ALU,两个8位I / O端口,串口/串出端口,八个8位通用寄存器,4位标志寄存器和基于优先级的三个矢量中断。所提出的处理器的另一个优点是它可以执行高达262,144指令的程序,使得任何实际的程序都可以安装在其中。所提出的处理器在Xilinx Spartan 3E入门板FPGA上物理验证,具有0.0517μs的指令周期。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号