首页> 外文期刊>Nepal Journal of Science and Technology >Design and Implementation of Synthesizable 32-bit Four Stage Pipelined RISC Processor in FPGA Using Verilog/VHDL
【24h】

Design and Implementation of Synthesizable 32-bit Four Stage Pipelined RISC Processor in FPGA Using Verilog/VHDL

机译:基于Verilog / VHDL的FPGA中可综合的32位四级流水线RISC处理器的设计与实现

获取原文
           

摘要

This paper is delineating the design and implementation of high performance, synthesizable 32-bit pipelined Reduced Instruction Set Computer (RISC) Core. The design of the Harvard Architecture based 32-bit RISC Core involves design of 32-bit Data-path Unit, Control Unit, 32-bit Instruction Memory, 32-bit Data Memory, Register file with each register of size 32 bit. The processor is divided into Fetch, Decode, Execute and Write Back block in order to implement a four-stage pipeline. A 2*16 LCD is connected to the processor IO block to show the instruction execution sequence for demonstration in FPGA. The RISC Core is designed using Verilog HDL and VHDL and is tested in ISIM Simulator. The implementation of the processor is done in a Spartan 3E Starter Board using Xilinx ISE 14.7. All of the instructions incorporated with the processor have been tested successfully both in simulation and hardware implementation in FPGA. DOI: http://dx.doi.org/10.3126jst.v15i1.12021 Nepal Journal of Science and Technology Vol. 15, No.1 (2014) 81-88
机译:本文描述了高性能,可综合的32位流水线精简指令集计算机(RISC)内核的设计和实现。基于哈佛架构的32位RISC内核的设计涉及32位数据路径单元,控制单元,32位指令存储器,32位数据存储器,每个寄存器大小为32位的寄存器文件的设计。处理器分为“获取”,“解码”,“执行”和“写回”块,以实现四级流水线。 2 * 16 LCD连接到处理器IO模块,以显示指令执行序列,以在FPGA中演示。 RISC内核是使用Verilog HDL和VHDL设计的,并在ISIM Simulator中进行了测试。使用Xilinx ISE 14.7在Spartan 3E入门板上完成处理器的实现。处理器中包含的所有指令均已在FPGA的仿真和硬件实现中成功测试。 DOI:http://dx.doi.org/10.3126jst.v15i1.12021尼泊尔科学技术学报15(1)(2014)81-88

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号