首页> 外文会议>IEEE/CPMT International Electronic Manufacturing Technology Conference >Meeting the assembly challenges in new semiconductor packaging trend
【24h】

Meeting the assembly challenges in new semiconductor packaging trend

机译:满足新的半导体包装趋势中的装配挑战

获取原文

摘要

Semiconductor packaging is being driven by the market requirement for an increase in operating speed and higher functional density, which requires chip makers to develop more sophisticated packaging to meet this trend. On the other hand, there are demands for the package to be smaller, thinner and less expensive, imposing tremendous challenges on chip manufacturers to meet compelling assembly to meet assembly challenges in this new packaging technology. As technology grows, the demand for new packages with even greater sophistication will drive package innovation. The purpose of this paper is to describe the potential challenges that encounter during assembly process, material selection and characterization in order to manufacture a product that has a low profile, high functionality, and low cost, green and reliable package for molded leadless packages. The challenges will include assembling the molded lead less package with multiple types of epoxy, wires and chip and at the same time shrinking the total package dimensions in order to meet the market requirement. Selection of material both direct and indirect material are also crucial. Any material CTE mismatches makes moisture performance more difficult to achieve.
机译:半导体包装正在由市场要求推动,以提高运行速度和更高的功能密度,这需要芯片制造商开发更复杂的包装以满足这种趋势。另一方面,需要封装更小,更薄,更便宜,对芯片制造商施加巨大挑战,以满足令人信服的组装,以满足这种新的包装技术中的装配挑战。随着技术的增长,新包装的需求甚至更加复杂,将推动包装创新。本文的目的是描述在装配过程,材料选择和表征期间遇到遇到的潜在挑战,以制造具有低型材,高功能性和低成本,绿色和可靠的封装的产品,用于模制无线封装。挑战将包括用多种类型的环氧树脂,电线和芯片组装模塑铅较少的包装,同时缩小总包尺寸以满足市场要求。材料选择直接和间接材料也至关重要。任何材料CTE不匹配都使湿度性能更难以实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号