首页> 外文会议>International Symposium on System-on-Chip >Unbalanced buffer tree synthesis to suppress ground bounce for fine-grain power gating
【24h】

Unbalanced buffer tree synthesis to suppress ground bounce for fine-grain power gating

机译:不平衡缓冲树综合以抑制用于细晶动力门的地面反弹

获取原文

摘要

This paper describes a new approach to reduce the ground bounce (GB) while keeping the wakeup time short for fine-grain power gating. We propose a novel algorithm to synthesize an optimal unbalanced buffer tree (UBT) that turns on parallel power switches with slight time differences. We have applied our algorithm to function units of a 32-bit microprocessor. Experimental results have revealed that our UBT gives better solution than the conventional daisy-chain approach in the space of wakeup time and GB. For example, in the ALU, our UBT suppressed the maximum GB voltage to 16mV which is 24% smaller than that of the parallel daisy chain, while keeping the wakeup time 0.6ns. In the 32b×32b multiplier, our UBT suppressed GB by 32% lower than the daisy chain but still kept the wakeup time 0.7ns. The microprocessor test chip with our UBT technique is successfully under operation.
机译:本文介绍了一种新方法,以减少地面反弹(GB),同时保持唤醒时间短,以便进行细晶功率门控。我们提出了一种新颖的算法来合成具有略微差异的平行电源开关的最佳不平衡缓冲树(UBT)。我们已将算法应用于32位微处理器的功能单元。实验结果表明,我们的UBT比唤醒时间和GB空间中的传统雏菊链方法提供更好的解决方案。例如,在ALU中,我们的UBT将最大GB电压抑制到16mV,比平行菊花链小24%,同时保持唤醒时间0.6ns。在32B×32B倍增器中,我们的UBT抑制了比菊花链低32%,但仍保持唤醒时间0.7ns。使用UBT技术的微处理器测试芯片在运行中成功。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号