【24h】

SHA-3 on ARM11 Processors

机译:ARM11处理器上的SHA-3

获取原文

摘要

This paper presents high-speed assembly implementations of the 256-bit-output versions of all five SHA-3 finalists and of SHA-256 for the ARM11 family of processors. We report new speed records for all of the six implemented functions. For example our implementation of the round-3 version of JH-256 is 35% faster than the fastest implementation of the round-2 version of JH-256 in eBASH. Scaled with the number of rounds this is more than a 45% improvement. We also improve upon previous assembly implementations for 32-bit ARM processors. For example the implementation of Grostl-256 described in this paper is about 20% faster than the arm32 implementation in eBASH.
机译:本文介绍了所有五种SHA-3入围者和SHA-256的256位输出版本的高速组装实现,适用于ARM11处理器。我们为所有六种实施功能报告了新的速度记录。例如,我们的循环3版本的JH-256的实施比ebash中的圆形2版本的最快实施速度为35%。缩放随着轮的数量超过45%的改进。我们还提高了32位ARM处理器的先前装配实施。例如,本文中描述的Grostl-256的实现比ebash中的ARM32实现快约20%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号