...
首页> 外文期刊>IEICE transactions on information and systems >Design Exploration of SHA-3 ASIP for IoT on a 32-bit RISC-V Processor
【24h】

Design Exploration of SHA-3 ASIP for IoT on a 32-bit RISC-V Processor

机译:在32位RISC-V处理器上用于物联网的SHA-3 ASIP的设计探索

获取原文
           

摘要

Data integrity is a key metric of security for Internet of Things (IoT) which refers to accuracy and reliability of data during transmission, storage and retrieval. Cryptographic hash functions are common means used for data integrity verification. Newly announced SHA-3 is the next generation hash function standard to replace existing SHA-1 and SHA-2 standards for better security. However, its underlying Keccak algorithm is computation intensive and thus limits its deployment on IoT systems which are normally equipped with 32-bit resource constrained embedded processors. This paper proposes two efficient SHA-3 ASIPs based on an open 32-bit RISC-V embedded processor named Z-scale . The first operation-oriented ASIP (OASIP) focuses on accelerating time-consuming operations with instruction set extensions to improve resource efficiency. And next datapath-oriented ASIP (DASIP) targets exploiting advance data and instruction level parallelism with extended auxiliary registers and customized datapath to achieve high performance. Implementation results show that both proposed ASIPs can effectively accelerate SHA-3 algorithm with 14.6% and 26.9% code size reductions, 30% and 87% resource efficiency improvements, 71% and 262% better maximum throughputs as well as 40% and 288% better power efficiencies than reference design. This work makes SHA-3 algorithm integration practical for both low-cost and high-performance IoT systems.
机译:数据完整性是物联网(IoT)安全性的关键指标,它指的是传输,存储和检索过程中数据的准确性和可靠性。加密散列函数是用于数据完整性验证的常用方法。新发布的SHA-3是下一代哈希函数标准,它将取代现有的SHA-1和SHA-2标准,以提高安全性。但是,其基础的 Keccak算法需要大量计算,因此限制了它在通常配备有32位资源受限嵌入式处理器的IoT系统上的部署。本文基于一个名为 Z-scale的开放式32位RISC-V嵌入式处理器,提出了两种有效的SHA-3 ASIP。第一个面向操作的ASIP(OASIP)致力于通过扩展指令集来加速耗时的操作,以提高资源效率。下一个面向数据路径的ASIP(DASIP)的目标是利用高级数据和指令级并行性以及扩展的辅助寄存器和定制的数据路径来实现高性能。实施结果表明,两种拟议的ASIP都可以有效地加速SHA-3算法,减少代码大小14.6%和26.9%,提高资源效率30%和87%,最大吞吐量提高71%和262%,分别提高40%和288%功耗比参考设计高。这项工作使SHA-3算法集成对于低成本和高性能IoT系统都是可行的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号