...
首页> 外文期刊>International journal of information security and privacy >Performance Evaluation of SHA-3 Final Round Candidate Algorithms on ARM Cortex-M4 Processor
【24h】

Performance Evaluation of SHA-3 Final Round Candidate Algorithms on ARM Cortex-M4 Processor

机译:SHA-3决赛候选算法在ARM Cortex-M4处理器上的性能评估

获取原文
获取原文并翻译 | 示例
           

摘要

>SHA-3 was an open competition initiated by NIST to design new generation of hash functions. This competition was a necessity to overcome the challenges imposed by multiple attacks on MDx family of hash functions including SHA-0 and SHA-1. For this competition, NIST announced a reference platform which did not cover Embedded and Mobile machines. This paper compares the performance of SHA-3 final round candidate algorithms on ARM Cortex-M4 processor (embedded processor) and presents the results. Cycles per Byte is used as performance metric. Cortex-M4 based Stellaris® LM4F232 Evaluation Board (EK-LM4F232) from Texas Instruments is used for performance evaluation.
机译:> SHA-3是由NIST发起的旨在设计新一代哈希函数的公开竞赛。这项竞争是必须克服对包括SHA-0和SHA-1在内的MDx系列哈希函数的多次攻击所带来的挑战的。在本次竞赛中,NIST宣布了一个参考平台,该参考平台不涉及嵌入式和移动计算机。本文比较了SHA-3最终候选算法在ARM Cortex-M4处理器(嵌入式处理器)上的性能,并给出了结果。每字节周期数用作性能指标。使用德州仪器(TI)的基于Cortex-M4的Stellaris®LM4F232评估板(EK-LM4F232)进行性能评估。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号