首页> 外文会议>IEEE International Conference on Computer Design >IP characterization methodology for fast and accurate power consumption estimation at transactional level model
【24h】

IP characterization methodology for fast and accurate power consumption estimation at transactional level model

机译:交易级模型快速准确功耗估计的IP表征方法

获取原文

摘要

Estimating the power consumption of System on Chip as early as possible in the design life cycle is important to meet the time to market requirements. For this purpose, most research is turning toward high-level models, like TLM, to estimate power earlier. This paper presents a high-level IP oriented power estimation methodology. The methodology separates the activity of the IP from the implementation. This allows the ability to easily create a model that can be used with different frequencies, layout and implementation technology. By using data gathered from the RTL a model can be created for high-level simulation that can take into account the technology and characteristics of the FPGA device. The methodology is presented in this paper with a processor and its local memory IP from Xilinx. Compared to estimations made at the RTL level, the resulting model gives accurate results of 15% with three to four order speedups and through different implementations.
机译:在设计生命周期中尽早尽早估算芯片上系统的功耗对于满足市场需求的时间很重要。为此目的,大多数研究正在转向高级模型,如TLM,以提高估算电力。本文介绍了高级IP面向功率估计方法。该方法将IP的活动与实施分开。这允许轻松创建可以使用不同频率,布局和实现技术使用的模型的能力。通过使用从RTL收集的数据,可以为高级模拟创建模型,以考虑FPGA设备的技术和特性。该方法用来自Xilinx的处理器及其本地存储器IP呈现。与RTL级别的估计相比,所产生的模型可提供15%的准确结果,三到四个订单加速和通过不同的实施。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号