【24h】

Reduced Delay BCD Adder

机译:减少延迟BCD加法器

获取原文

摘要

Financial and commercial applications use decimal data and spend most of their time in decimal arithmetic. Soft-ware implementation of decimal arithmetic is typically at least 100 times slower than binary arithmetic implemented in hardware. Therefore, hardware support for decimal arithmetic is required. In this paper, a reduced delay binary coded decimal (BCD) adder is proposed. The proposed adder improves the delay of BCD addition by increasing parallelism. On the critical-path of the proposed BCD adder, there are two 4-bit binary adders, a carry network, one AND gate, and one OR gate. To make area and delay comparison, the proposed adder and previously proposed five decimal adders are implemented in VHDL and synthesized using 0.18 micron TSMC ASIC library. Synthesis results obtained for 64-bit addition (16 decimal digits) show that the proposed BCD adder has the shortest delay (1.40 ns). Furthermore, it requires less area than previously proposed three decimal adders.
机译:金融和商业应用程序使用十进制数据并在十进制算术中度过大部分时间。小数算法的软件实现通常比在硬件中实现的二进制算术慢的至少100倍。因此,需要对十进制算术的硬件支持。本文提出了一种减少的延迟二进制编码十进制(BCD)加法器。所提出的加法器通过增加并行性提高BCD添加的延迟。在所提出的BCD加法器的临界路径上,有两个4位二进制加法器,携带网络,一个和门和一个或门。为了使地区和延迟比较,所提出的加法器和先前提出的五个小数加法器在VHDL中实施,并使用0.18微米台积电基础图书馆合成。获得64位添加(16个小数位)获得的合成结果表明,所提出的BCD加法器具有最短延迟(1.40ns)。此外,它需要比以前提出的三个小数加法器更少的区域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号