首页> 外文会议>NORCHIP Conference >Benefits of decomposing wide CMOS transistors into minimum-size gates
【24h】

Benefits of decomposing wide CMOS transistors into minimum-size gates

机译:将宽CMOS晶体管分解成最小尺寸栅极的好处

获取原文

摘要

In this paper we show how decomposition of a wide CMOS transistor into a multi-finger FET with gates of minimum size can be beneficial for the reduction of delay and power-delay products in logic gates. This design possibility, which we call a minimum-split transistor (MST), seems to be largely overlooked in the literature. In a 90 nm CMOS process we compare the design to wide transistors. By exploiting the narrow-width effect, reduced parasitic capacitances from a shorter active channel and increased gate-drain spacing, we achieve up to 75-85% higher operation speed at a similar or reduced power consumption. The worst-case timing delay is reduced by 35-40% along with the nominal values. The design technique is considered valuable, in particular for critical time paths. The paper takes the perspective of subthreshold logic design at 200 mV, but the technique is also useful above threshold. A statistical experiment also investigates how V_(th) variation in MSTs changes with the number of parallel gates.
机译:在本文中,我们示出了如何将宽CMOS晶体管分解成具有最小尺寸的栅极的多指FET中的多指FET可以有利于逻辑门中的延迟和动力延迟产品的减少。我们称之为最小分裂晶体管(MST)的这种设计可能性似乎在很大程度上被忽视了文献中。在90 nm CMOS过程中,我们将设计与宽晶体管进行比较。通过利用窄宽效果,从更短的有效通道和增加的栅极 - 漏极间隔减少寄生电容,我们在类似或降低的功耗下达到高达75-85%的操作速度。最坏情况的定时延迟与标称值相比减少了35-40%。设计技术被认为是有价值的,特别是对于关键时间路径。本文采用200mV的亚阈值逻辑设计的视角,但该技术也有用高于阈值。统计实验还调查MSTS的变化如何随并联门的数量而变化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号