首页> 外文会议>European Solid-State Circuits Conference >A 4-cycle-start-up reference-clock-less all-digital burst-mode CDR based on cycle-lock gated-oscillator with frequency tracking
【24h】

A 4-cycle-start-up reference-clock-less all-digital burst-mode CDR based on cycle-lock gated-oscillator with frequency tracking

机译:基于循环锁定门控振荡器的4个周期启动参考时钟全数字突发模式CDR,具有频率跟踪

获取原文

摘要

This paper proposes a reference-clock-less burst-mode CDR that resumes from a stand-by state just after a 4-bit preamble utilizing a cycle-lock gated-oscillator based on self-tunable digitally-controlled delay lines. Since the proposed CDR consumes no dynamic power in its stand-by state, it can improve the total power efficiency of serial communication systems that work intermittently such as mobile and IoT sensor node applications. The proposed frequency tracking architecture with fractional delay control scheme improves CID and jitter tolerance, and achieves 292 bits of CID tolerance. A prototype implemented in a 65 nm FD-SOI CMOS process operates at 1.2-2.3Gbps continuous rate with PRBS31 input. It consumes 11-21mA in its active state and 30 μA leakage current in its stand-by state from a 1.2V supply.
机译:本文提出了一种较小的突发模式CDR,其在利用基于自我调谐的数字控制的延迟线的4位前导码之后,在4位前导码之后从备用状态恢复。由于所提出的CDR在其备用状态下消耗动态功率,因此它可以提高间歇性地处理的串行通信系统的总功率效率,例如移动和物联网传感器节点应用。具有分数延迟控制方案的所提出的频率跟踪架构提高了CID和抖动公差,实现了292位的CID容差。在65nm FD-SOI CMOS过程中实现的原型以1.2-2.3Gbps的连续速率运行,使用PRBS31输入。它在其活跃状态下消耗11-21mA,并从1.2V电源的待机状态下漏电电流为30μA漏电流。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号