首页> 外文会议>ESSCIRC Conference 2016: 42nd European Solid-State Circuits Conference >A 4-cycle-start-up reference-clock-less all-digital burst-mode CDR based on cycle-lock gated-oscillator with frequency tracking
【24h】

A 4-cycle-start-up reference-clock-less all-digital burst-mode CDR based on cycle-lock gated-oscillator with frequency tracking

机译:基于带频率跟踪的周期锁定门控振荡器的4周期启动无参考时钟全数字突发模式CDR

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a reference-clock-less burst-mode CDR that resumes from a stand-by state just after a 4-bit preamble utilizing a cycle-lock gated-oscillator based on self-tunable digitally-controlled delay lines. Since the proposed CDR consumes no dynamic power in its stand-by state, it can improve the total power efficiency of serial communication systems that work intermittently such as mobile and IoT sensor node applications. The proposed frequency tracking architecture with fractional delay control scheme improves CID and jitter tolerance, and achieves 292 bits of CID tolerance. A prototype implemented in a 65 nm FD-SOI CMOS process operates at 1.2-2.3Gbps continuous rate with PRBS31 input. It consumes 11-21mA in its active state and 30 μA leakage current in its stand-by state from a 1.2V supply.
机译:本文提出了一种无参考时钟的突发模式CDR,该CDR在4位前同步码之后利用基于自可调数字控制延迟线的周期锁定门控振荡器从待机状态恢复。由于拟议的CDR在待机状态下不消耗任何动态功率,因此它可以提高间歇性工作的串行通信系统(例如移动和IoT传感器节点应用程序)的总功率效率。提出的具有分数延迟控制方案的频率跟踪架构提高了CID和抖动容限,并实现了292位的CID容限。在65 nm FD-SOI CMOS工艺中实现的原型通过PRBS31输入以1.2-2.3Gbps的连续速率运行。在1.2V电源下,它的活动状态下消耗11-21mA电流,待机状态下泄漏电流为30μA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号