首页> 外文会议>Annual IEEE International ASIC/SOC Conference >Split accumulator with phase modulation for high speed low power direct digital synthesizers
【24h】

Split accumulator with phase modulation for high speed low power direct digital synthesizers

机译:用于高速低功耗直接数字合成器的相位调制的分割蓄能器

获取原文

摘要

A new split accumulator architecture to be used in direct digital frequency synthesizers (DDS) systems is presented in this paper. This new design takes into consideration that only part of the accumulator output is used to address the sine wave mapping. The most significant bits of the accumulator drive the mapping block and need to be updated on every sampling clock, while the least significant bits are not visible to the rest of the design and can be updated less frequently. Also the phase modulation adder is moved to the front of the accumulator. Benefits of the proposed architecture are fewer constraints in implementation, reduced power consumption in 4000 (estimation) compared to standard approaches, and less area with no degradation in terms of spurious-free dynamic range (SFDR) performance.
机译:本文提出了一种用于直接数字频率合成器(DDS)系统中的新的分流蓄电池架构。此新设计考虑到仅部分累加器输出的一部分用于解决正弦波映射。累加器的最高有效位驱动映射块,并且需要在每个采样时钟上更新,而设计的其余部分不可见,并且可以更频繁地更新。相位调制加法器也移动到蓄能器的前部。拟议架构的优点是实施的限制较少,与标准方法相比,4000(估计)中的功耗降低,并且在无虚拟动态范围(SFDR)性能方面没有降级的区域较少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号