首页> 外文会议>Annual IEEE International ASIC/SOC Conference >FPGA implementation of a sigma-delta (∑-△) architecture based digital I-F stage for software radio
【24h】

FPGA implementation of a sigma-delta (∑-△) architecture based digital I-F stage for software radio

机译:FPGA实现Sigma-Delta(Σ-△)基于架构的基于架构的软件无线电数字I-F级

获取原文

摘要

A bandpass sigma-delta (Σ-Δ) modulator architecture based digital I-F stage. suitable for software radio technology is investigated. The I-F stage separates the inphase and quadrature (I and Q) signals using a single circuit path, thus eliminating any I-Q differences due to component mismatch. The separated I-Q signals can then be used in a subsequent DSP stage such as software FM demodulatar that is compatible with digital wireless or FM receiver systems. The performance of the single path circuit, e.g. quantization noise and I-Q signal mismatch effects are analyzed in detail. Based on this analysis, criteria for the selection of designing parameters, such as sampling frequency and oversampling ratio are presented. Issues related to hardware realization of the I-F stage using a Field Programmable Gate Array (FPGA) is discussed and a system level approach to the design of the FPGA shown. Although FPGA does not offer optimized hardware implementation when compared to ASIC (Application Specific Integrated Circuit), it allows short design time and enables verification of algorithms in hardware quickly.
机译:基于带通Σ-Δ(Σ-Δ)调制架构的数字I-F级。适用于软件无线电技术。 I-F阶段使用单个电路路径将视网轴和正交(I和Q)信号分开,从而消除由于组件不匹配引起的任何I-Q差异。然后,分离的I-Q信号可以用于随后的DSP阶段,例如软件FM Demodulatar,其与数字无线或FM接收器系统兼容。单路径电路的性能,例如,详细分析量化噪声和I-Q信号不匹配效果。基于该分析,提出了设计参数选择的标准,例如采样频率和过采样比率。讨论了与使用现场可编程门阵列(FPGA)的硬件实现相关的问题,并且系统级别方法是所示FPGA的设计。虽然与ASIC(应用特定集成电路)相比,FPGA不提供优化的硬件实现,但它允许简短的设计时间并快速验证硬件中的算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号