首页> 外文会议> >FPGA implementation of a sigma-delta (/spl Sigma/-/spl Delta/) architecture based digital I-F stage for software radio
【24h】

FPGA implementation of a sigma-delta (/spl Sigma/-/spl Delta/) architecture based digital I-F stage for software radio

机译:基于sigma-delta(/ spl Sigma /-// spl Delta /)体系结构的FPGA实现,用于软件无线电的数字I-F级

获取原文

摘要

A bandpass sigma-delta (/spl Sigma/-/spl Delta/) modulator architecture based digital I-F stage, suitable for software radio technology is investigated. The I-F stage separates the in-phase and quadrature (I and Q) signals using a single circuit path, thus eliminating any I-Q differences due to component mismatch. The separated I-Q signals can then be used in a subsequent DSP stage such as software FM demodulator that is compatible with digital wireless or FM receiver systems. The performance of the single path circuit in terms of quantization noise and I-Q signal mismatch effects is analyzed in detail. Based on this analysis, criteria for the selection of designing parameters, such as sampling frequency and oversampling ratio are presented. Issues related to hardware realization of the I-F stage using a field programmable gate array (FPGA) are discussed and a system level approach to the design of the FPGA is shown. Although FPGA does not offer optimized hardware implementation when compared to ASIC (application specific integrated circuit), it allows short design time and enables rapid verification of algorithms in hardware.
机译:研究了适用于软件无线电技术的基于带通总和-增量(/ spl Sigma /-// spl Delta /)调制器架构的数字I-F级。 I-F级使用单个电路路径分离同相和正交(I和Q)信号,从而消除了由于组件失配而引起的任何I-Q差异。然后,分离的I-Q信号可用于后续的DSP阶段,例如与数字无线或FM接收器系统兼容的软件FM解调器。详细分析了单路径电路在量化噪声和I-Q信号失配效应方面的性能。在此基础上,提出了选择设计参数的标准,例如采样频率和过采样率。讨论了与使用现场可编程门阵列(FPGA)实现I-F级的硬件有关的问题,并显示了用于FPGA设计的系统级方法。尽管与ASIC(专用集成电路)相比,FPGA没有提供优化的硬件实现,但是它可以缩短设计时间并可以快速验证硬件中的算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号