首页> 外文会议>International Workshop on Power and Timing Modeling, Optimization and Simulation >Design of Resonant Clock Distribution Networks for 3-D Integrated Circuits
【24h】

Design of Resonant Clock Distribution Networks for 3-D Integrated Circuits

机译:三维集成电路谐振时钟分配网络的设计

获取原文

摘要

Designing a low power clock network in synchronous circuits is an important task. This requirement is stricter for 3-D circuits due to the increased power densities. Resonant clock networks are considered efficient low-power alternatives to conventional clock distribution schemes. These networks utilize additional inductive circuits to reduce the power consumption while delivering a full swing clock signal to the sink nodes. A design method for 3-D resonant clock networks is presented. The proposed design technique supports resonant operation for pre-bond test, an important requirement for 3-D ICs. Several 3-D clock network topologies are explored in a 0.18 μm CMOS technology. Simulation results indicate 43% reduction in the power consumed by the resonant 3-D clock network as compared to a conventional buffered clock network.
机译:在同步电路中设计低功耗时钟网络是一项重要任务。由于功率密度增加,这一要求是3-D电路的更严格。谐振时钟网络被认为是传统时钟分配方案的有效低功耗替代方案。这些网络利用额外的电感电路来降低功耗,同时向宿节点传送完整的摆动时钟信号。提出了一种用于3-D谐振时钟网络的设计方法。所提出的设计技术支持用于预粘合测试的共振操作,这是3-D IC的重要要求。在0.18μmCMOS技术中探讨了几个三钟网络拓扑。与传统的缓冲时钟网络相比,仿真结果表明谐振3-D时钟网络消耗的功率降低了43%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号